# Description of C++ code and architecture constraints

My C++ code used in Vitis HLS, including the testbench described in the subsequent section, can be found in the "fpga\_hls" directory. The "solution" directory generated by Vitis HLS is in the "Vitis\_HLS" directory.

Overall, the design of my systolic array in this project follows the same principles used in my Project 2 design: input matrices are loaded at the top and left, and results are read out to the left along shared buses that are used in turn by all processing elements in the row. I have written my C++ code as two nested loops which perform all input, processing, and output steps using conditional statements within the inner loop; this means that the "dataflow" aspect of the design (input -> process -> output) is somewhat implicit in contrast to the Xilinx matrix multiplication example. I personally prefer this way of writing the code.

If this code is synthesized by Vitis HLS without any pragma directives present (the first variant I tried), the two loops will be run iteratively and a high latency of 31 cycles is obtained (Furthermore, a subsequent step in the matrix computation cannot be started until the 32nd cycle!) As expected, this architecture only uses one DSP. Its best clock period is comparable to that of my chosen design (described later).

Next, I tried inserting an HLS PIPELINE directive within the inner loop, with a desired initiation interval of 1 cycle. This still results in the use of only one DSP, but the individual conditional operations of loading and outputting data (within that inner loop) have now been parallelized so the initiation interval is decreased to 24 cycles.

A third point in the design space is achieved with the HLS PIPELINE II=1 directive outside the inner loop (the column loop) while inside the outer loop (the column loop). This results in utilization of 4 DSPs (one row's worth) with an initiation interval of 12. This design seems to provide a reasonable intermediate choice between the usage of 1 DSP and the usage of a full 16 DSPs.

As described at the bottom of this page, I chose to move the HLS PIPELINE directive outside both loops of my multiplication code, in order to use 16 multipliers and achieve an initiation interval of 1 cycle with a latency of 6 cycles.

# Description of C++ testbench code

My testbench code starts with two plain C-style 2D arrays to encode the test matrices, and then constructs the necessary "skewed" matrix structures as it fills the HLS streams that feed the systolic array. It then runs the HLS C++ function (systolicmul) the appropriate number of times, and "de-skews" the output. Note that the output from the first clock cycles is discarded so that the testbench only begins collecting results when they begin appearing at the output. After filing another 2D array with the values from the output stream, each element in this result array is compared to the ground-truth multiplication result as computed by software.

# Final choices of constraint configurations and advantages of final design

My final design uses a single HLS PIPELINE II=1 directive outside both nested loops, which serves to instruct Vitis HLS to unroll them both completely with an initiation interval of 1 clock cycle. This results in the use of 16 multipliers and accumulators that operate in parallel, achieving the best throughput possible. This design has the advantage that it matches the architecture of my previous Model Composer design from Project 2 (and, as we will see later in this report, Vitis HLS manages to achieve a slightly higher clock frequency and thus slightly higher overall throughput.) Vitis HLS decides to pipeline the multipliers with this directive (this automatic choice is mentioned in its log output). The disadvantage, of course, is the use of 16 multipliers. Fewer could be used by

specifying the aforementioned alternative directives if area or power consumption was more important than absolute performance/throughput.

# Vitis HLS scheduling results

Images of the Gantt chart are shown below (continued on subsequent pages.) The 16 multipliers used in my chosen design are clearly visible, and as expected the multiplications are pipelined across 4 cycles by Vitis HLS for performance. Essentially clock cycle 5 is used for the accumulations, and cycles 0 and 6 are consumed by the operations of loading data from the stream into the edges of the matrix and storing data back into the stream. The operations called "select" that also take place in cycle 5 are related to the choice of output values from the proper element in each row that has completed its accumulation.

| Operation\Control Step                         | 0       | 1 | 2        | 3 | 4 | 5   | 6 |
|------------------------------------------------|---------|---|----------|---|---|-----|---|
| iteration_read(read)                           | <br>  " |   | 2        | 3 | 4 | ] ° | ь |
| trunc_ln5(trunc)                               | ! }     |   |          |   |   |     |   |
| in_a_cols_read(read)                           |         |   |          |   |   |     |   |
| in_a_col_data(trunc)                           |         |   |          |   |   |     |   |
| in_a_col_data_4(partselect)                    | ; ;     |   |          |   |   | 1   |   |
| in_a_col_data_5(partselect)                    | ; ;     |   |          |   |   |     |   |
| in_a_col_data_6(partselect)                    | i       |   |          |   |   |     |   |
| in_b_rows_read(read)                           |         |   |          |   |   |     |   |
| in_b_row_data(trunc)                           |         |   |          |   |   |     |   |
| in_b_row_data_4(partselect)                    | i       |   |          |   |   |     |   |
| in_b_row_data_5(partselect)                    | i       |   |          |   |   |     |   |
| in_b_row_data_6(partselect)                    |         |   |          |   |   |     |   |
| mulop_b(read)                                  |         | ı |          |   |   |     |   |
| mulop_a(read)                                  |         |   |          |   |   |     |   |
| product(*)                                     |         |   |          |   |   | 1   |   |
| mulop_b_1(read)                                |         |   |          |   |   |     |   |
| mulop_a_1(read)                                |         |   |          |   |   |     |   |
| product_2(*)<br>state_a_11_write_In45(write)   |         |   |          |   |   |     |   |
| mulop_b_2(read)                                |         |   |          |   |   |     |   |
| mulop_a_2(read)                                |         |   |          |   |   |     |   |
| product_4(*)                                   |         |   |          |   |   |     |   |
| state_a_10_write_In45(write)                   |         |   |          |   |   |     |   |
| mulop_b_3(read)                                |         | 1 |          |   |   |     |   |
| product_6(*)                                   |         |   | <u> </u> |   |   |     |   |
| state_a_9_write_In45(write)                    |         |   |          |   |   | 1   |   |
| mulop_b_4(read)                                |         |   |          |   |   |     |   |
| mulop_a_4(read)                                |         |   |          |   |   |     |   |
| product_8(*)                                   |         |   | -        |   |   | 1   |   |
| state_b_11_write_In42(write)                   |         |   |          |   |   |     |   |
| mulop_b_5(read)                                |         |   |          |   |   |     |   |
| mulop_a_5(read)                                |         |   |          |   |   |     |   |
| product_10(*)<br>state_b_10_write_In42(write)  |         | _ |          |   |   |     |   |
| state_a_8_write_in45(write)                    |         |   |          |   |   |     |   |
| mulop_b_6(read)                                |         |   |          |   |   |     |   |
| mulop_a_6(read)                                |         |   |          |   |   | 1   |   |
| product_12(*)                                  |         |   |          |   |   |     |   |
| state_b_9_write_In42(write)                    |         |   |          |   |   |     |   |
| state_a_7_write_In45(write)                    |         | 1 |          |   |   |     |   |
| mulop_b_7(read)                                |         |   |          |   |   |     |   |
| product_14(*)                                  |         |   | <u> </u> |   |   | 1   |   |
| state_b_8_write_In42(write)                    |         | j |          |   |   |     |   |
| state_a_6_write_In45(write)                    |         | ı |          |   |   |     |   |
| mulop_b_8(read)                                |         |   |          |   |   |     |   |
| mulop_a_8(read)                                |         |   |          |   |   |     |   |
| product_1b(*)                                  |         |   |          |   |   |     |   |
| state_b_7_write_In42(write)<br>mulop_b_9(read) |         |   |          |   |   |     |   |
| mulop_b_9(read)<br>mulop_a_9(read)             |         |   |          |   |   |     |   |
| product_18(*)                                  |         |   |          |   |   |     |   |
| state_b_6_write_In42(write)                    |         |   |          |   |   |     |   |
| state_a_5_write_In45(write)                    |         |   |          |   |   |     |   |
| mulop_b_10(read)                               |         |   |          |   |   |     |   |
| mulop_a_10(read)                               |         |   |          |   |   |     |   |
| product_20(*)                                  |         |   |          |   |   |     |   |
| state_b_5_write_In42(write)                    |         |   |          |   |   |     |   |
| state a 4 write In45(write)                    |         |   |          |   |   |     |   |

| mulop_b_11(read)                                         |     |           |
|----------------------------------------------------------|-----|-----------|
| product_22(*)                                            |     |           |
| state_b_4_write_In42(write)                              |     |           |
| state_a_3_write_In45(write)                              |     |           |
| mulop_a_12(read)                                         |     |           |
| product_24(*)                                            |     |           |
| state_b_3_write_In42(write)                              |     |           |
| mulop_a_13(read)                                         |     |           |
| product_26(*)                                            |     |           |
| state_b_2_write_In42(write)                              |     | 1 1       |
| state_a_2_write_ln45(write)                              |     |           |
| mulop_a_14(read)                                         |     |           |
| product_28(*)                                            |     | <br>1 1 1 |
| state_b_1_write_In42(write)                              |     |           |
| state_a_1_write_In45(write)                              |     |           |
| product_30(*)                                            |     | <br>1 1 1 |
| state_b_0_write_In42(write)                              |     |           |
| state_a_0_write_In45(write)                              |     |           |
| icmp_ln33(icmp)                                          |     |           |
| out_c_col_data(read)                                     |     |           |
| add_ln38(+)                                              |     |           |
| product_1(select)                                        |     |           |
| state_c_15_write_In35(write)                             |     | 1 1       |
| icmp_ln33_1(icmp)                                        |     |           |
| out_c_col_data_1(read)                                   |     |           |
| add_ln38_1(+)                                            |     |           |
| product_3(select)                                        |     |           |
| state_c_14_write_In35(write)                             |     |           |
| icmp_ln33_2(icmp)                                        |     |           |
| out_c_col_data_2(read)                                   | 1 1 | • 1       |
| add_ln38_2(+)                                            |     |           |
| product_5(select)                                        |     |           |
| state_c_13_write_In35(write)                             | 1 1 | 1 1       |
| icmp_ln33_3(icmp)                                        |     |           |
| out_c_col_data_3(read)                                   |     | , , ,     |
| add_ln38_3(+)                                            |     |           |
| product_7(select)                                        |     |           |
| select_ln33(select)                                      |     | !         |
| or_ln33()                                                |     | <u> </u>  |
| select_ln33_1(select)                                    |     |           |
| out_c_col_data_4(select)<br>state_c_12_write_In35(write) |     |           |
| out_c_col_data_5(read)                                   |     | 1 1       |
| add_ln38_4(+)                                            |     |           |
| product_9(select)                                        |     |           |
| state_c_11_write_In35(write)                             |     | . –       |
| out_c_col_data_6(read)                                   |     |           |
| add_in38_5(+)                                            |     |           |
| product_11(select)                                       |     |           |
| state_c_10_write_In35(write)                             |     |           |
| out_c_col_data_7(read)                                   |     |           |
| add_ln38_6(+)                                            |     |           |
| product_13(select)                                       |     |           |
| state_c_9_write_ln35(write)                              |     |           |
| out_c_col_data_8(read)                                   |     |           |
| add_In38_7(+)                                            |     |           |
| product_15(select)                                       |     |           |
| or In33 1(I)                                             |     |           |
|                                                          |     |           |



#### Model Composer HDL Netlist timing analysis

The Vitis HLS block is integrated in Model Composer as shown below. The input and output blocks used are essentially identical to those used in my Project 2 design, with the exception that Vitis HLS concatenates the four 16-bit-wide elements of each input and output stream into a single 64-bit-wide signal, which must be constructed/split using Concat and Slice blocks for compatibility with the individual timeseries that my MATLAB test code expects. As in Project 2, delay blocks are used in hardware to provide the "skewing" of the matrices. This can of course be performed in software just as easily by removing any additional delays in hardware; the C++ testbench of my Vitis HLS code serves as an example of this.



In Vitis HLS, the estimated shortest possible clock period was 2.882ns (347MHz):



Using post-implementation timing analysis in Model Composer, the shortest possible clock period is 2.639ns (379MHz):



## Model Composer HDL Netlist resource utilization

Post-implementation resource utilization from Model Composer is shown below. As expected 16 DSPs are used. A surprisingly small number of lookup tables are used. by the Vitis HLS block. The number of registers needed is also significantly lower than the initial estimate given within Vitis HLS.



## Information on throughput

Like my Project 2 design, this HLS design is able to begin a subsequent matrix multiplication on the clock cycle immediately following the last cycle of the first multiplication. No extra time is needed for configuring or loading/unloading the matrix, as the unloading is performed continuously. In other words, both input and output matrices are packed together side-by-side and can be fed into the array in a fully pipelined manner. The MATLAB test1.m script serves as an example of how this is done for a series of matrix multiplications. Once all pipeline stages are performing computations, only four cycles are required per multiplication overall.

## Testing of the Vitis HLS block in Model Composer

The test scripts used for my Project 2 submission have been adapted for use with the Vitis HLS block in Model Composer by altering the timing at which the results are expected to accommodate the additional latency of this implementation. The script *test1.m* expects to use the *systolic\_hwcosim.slx* file, and runs both simulation and hardware co-sim and compares the results to the correct computed results from MATLAB. test1.m uses the other scripts starting the *din* and *dout* in order to load and retrieve data. Two pipelined matrix-matrix multiplications are being performed (and subsequently two matrix-vector multiplications) with the result data displayed in a horizontally-concatenated form. The first result is *mat1\*mat3*, and the second result is *mat2\*mat4*. The vector results are *mat1\*vec1* and *mat2\*vec2*. The *simulation\_results.txt* file provided contains this expected output.

| >> test1          |             |              |             |               |     |     |     |
|-------------------|-------------|--------------|-------------|---------------|-----|-----|-----|
| Done setting matr | ix inputs;  | run Simulink | now and the | n press Enter | r   |     |     |
| Model Composer re | sults (simu | lation)      |             |               |     |     |     |
| 405               | 107         | 581          | 173         | 5175          | 146 | 239 | 772 |
| 6687              | 4471        | 12532        | 701         | 3987          | 536 | 134 | 751 |
| 1439              | 1217        | 2362         | 311         | 5562          | 310 | 261 | 898 |
| 10891             | 8919        | 11545        | 837         | 207           | 109 | 85  | 79  |
|                   |             |              |             |               |     |     |     |
| Model Composer re | sults (hard | ware co-sim) |             |               |     |     |     |
| 405               | 107         | 581          | 173         | 5175          | 146 | 239 | 772 |
| 6687              | 4471        | 12532        | 701         | 3987          | 536 | 134 | 751 |
| 1439              | 1217        | 2362         | 311         | 5562          | 310 | 261 | 898 |
| 10891             | 8919        | 11545        | 837         | 207           | 109 | 85  | 79  |
|                   |             |              |             |               |     |     |     |
| MATLAB software r | esults:     |              |             |               |     |     |     |
| 405               | 107         | 581          | 173         | 5175          | 146 | 239 | 772 |
| 6687              | 4471        | 12532        | 701         | 3987          | 536 | 134 | 751 |
| 1439              | 1217        | 2362         | 311         | 5562          | 310 | 261 | 898 |
| 10891             | 8919        | 11545        | 837         | 207           | 109 | 85  | 79  |
|                   |             |              |             |               |     |     |     |
| Done setting vect | _           |              | now and the | n press Enter | r   |     |     |
| Model Composer re |             | lation)      |             |               |     |     |     |
| 442               | 4359        |              |             |               |     |     |     |
| 2629              | 4917        |              |             |               |     |     |     |
| 1149              | 5125        |              |             |               |     |     |     |
| 7150              | 122         |              |             |               |     |     |     |
| Model Composer re | enlte (hard | ware co-sim) |             |               |     |     |     |
| 442               | 4359        | ware oo bim, |             |               |     |     |     |
| 2629              | 4917        |              |             |               |     |     |     |
| 1149              | 5125        |              |             |               |     |     |     |
| 7150              | 122         |              |             |               |     |     |     |
| 7200              |             |              |             |               |     |     |     |
| MATLAB software r | esults:     |              |             |               |     |     |     |
| 442               | 4359        |              |             |               |     |     |     |
| 2629              | 4917        |              |             |               |     |     |     |
| 1149              | 5125        |              |             |               |     |     |     |
| 7150              | 122         |              |             |               |     |     |     |
|                   |             |              |             |               |     |     |     |
|                   |             |              |             |               |     |     |     |

>> test1

## Hardware-in-the-loop co-simulation results

A screenshot of the hardware co-sim configuration in Model Composer is shown below. The numerical results of the hardware co-simulation have been verified in the section above.



#### Comparison with Project 2, and discussion on latency

In Project 2, 16 DSPs were used, 495 LUTs, and 832 registers. The achievable clock period was 2.75ns (364MHz). With Vitis HLS, I am still using 16 DSPs, but the number of LUTs has fallen to 420. The number of registers has risen to 935. The achievable clock period has improved to 2.639ns (379MHz). Overall, I think this is an impressive result, considering that an engineer might consider it much easier to write the C++ code for this project than to construct the systolic array by hand in Project 2. It is likely that the more sophisticated scheduling in Vitis HLS has allowed more operations to be packed within each clock cycle (as is evident in the Gantt chart above). However, I am not convinced that there is any advantage to using 4 clock cycles for the multiplications. Manually instantiating multipliers in Model Composer gives the designer complete control over their pipelining, and by manually adjusting in during Project 2 I had determined that there was no advantage to increasing the latency of

the multipliers beyond two cycles for 16-bit-wide operands (though there was certainly a disadvantage to decreasing it to 1 cycle).

The latency of this design is given by Vitis HLS as 6 cycles. However, it is important to note that Vitis is not considering the fact that we must run the "systolicmul" function multiple times (2\*SIZE-1, where SIZE is 4 for a 4x4 matrix) to perform a complete matrix multiplication. It is more helpful to consider the extra clock cycles that this design adds in comparison to my Project 2 design: rather than using two cycles for the multiply, one for the accumulation, and outputting a result on the next cycle, the HLS design uses one cycle to load inputs, four for the multiply, one for the accumulation, one to place the result in the output stream, and the result is then ready on the following cycle. Four additional cycles have been added on top of what I had in Project 2, and as such the array indexing notation in the *dout\_matmat.m* file has changed from starting at the 10th index of the output timeseries to the 14th index. (Of course analogous changes are made in the other *dout* scripts.)